

# USB Dedicated Charging Port Controller for Fast Charging Protocol and QC 2.0/3.0

### **Description**

The FP6601Q is a fast charge protocol controller for HiSilicon Fast Charging Protocol (FCP) and Qualcomm<sup>®</sup> Quick Charge<sup>™</sup> 2.0/3.0 (QC 2.0/3.0) USB interface. The device can fast charging FCP or QC 2.0/3.0 powered device (PD). The protocol feature monitors USB D+/D- data line voltage or D- data line transmission and automatically adjusts output voltage of power bank and wall adaptor to optimize charge time.

FP6601Q can support not only USB BC compliant devices, but also Apple / Samsung / HUAWEI devices and automatically detects whether a connected powered device is QC 2.0/3.0 or FCP capable before enabling output voltage adjustment. If a PD not compliant to QC 2.0/3.0 or FCP is detected the FP6601Q disables output voltage adjustment to ensure safe operation with legacy 5 V only USB PDs.

The FP6601Q is available in a space-saving SOT-23-6 package.

## **Pin Assignments**

S6 Package(SOT-23-6)



Figure 1. Pin Assignment of FP6601Q

#### **Features**

- Support HiSilicon Fast Charging Protocol (FCP) for Output Voltage and Current Communication
- Support Qualcomm<sup>®</sup> Quick Charge<sup>TM</sup> 2.0/3.0
  - Class A: 3.6V up to 12V Output Voltage
- Automatic Selection FCP and QC2.0/3.0 Protocols
- Supports USB DCP Shorting D+ Line to D- Line per USB Battery Charging Specification, Revision 1.2
- Meets Chinese Telecommunication Industrial Standard YD/T 1591-2009
- Supports USB DCP Applying 2.7V on D+ Line and 2.7V on D- Line
- Supports USB DCP Applying 1.2V on D+ and D-Lines
- SOT-23-6 Package
- UL Certification No. 4787452994-2

### **Applications**

- Wall-Adapter, Smart Phones, Tablets, Notebooks
- Mobile / Tablet Power Bank
- Car Charger
- USB Power Output Ports

## **Ordering Information**



#### SOT-23-6 Marking

| Part Number | Product Code |  |
|-------------|--------------|--|
| FP6601QS6   | FT4          |  |



# **Typical Application Circuit**



Figure 2. Typical Application Schematic

## **Output Voltage Lookup Table(QC 2.0/3.0)**

| D+   | D+ D- Output Voltag |              |  |
|------|---------------------|--------------|--|
| 0.6V | 0.6V                | 12V          |  |
| 3.3V | 0.6V                | 0.6V 9V      |  |
| 0.6V | 6V 3.3V Continuous  |              |  |
| 0.6V | High-Z              | 5V (Default) |  |



# **Functional Pin Description**

| Pin Name | Pin No.<br>(SOT-23-6) | Pin Function                                                                                                                               |  |
|----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| D+       | 1                     | USB D+ data line input pin. Recommended this pin connect without resistors(open) or with a resistor higher than $1M\Omega$ connect to GND. |  |
| GND      | 2                     | Ground pin.                                                                                                                                |  |
| FBO      | 3                     | eedback output pin. Current Sink/Source FB Node.                                                                                           |  |
| QC_EN    | 4                     | QC_Enable: High-Z with QC2.0/3.0 and FCP function; logic low disable QC2.0/3.0 and FCP function.                                           |  |
| VDD      | 5                     | Power supply input pin.                                                                                                                    |  |
| D-       | 6                     | USB D- data line input pin.                                                                                                                |  |

# **Block Diagram**



Figure 3. Block Diagram of FP6601Q



# **Absolute Maximum Ratings** (Note 1)

| Input Supply Voltage VDD                                                   | -0.3V to +7V    |
|----------------------------------------------------------------------------|-----------------|
| All Other Pins Voltage                                                     | -0.3V to +7V    |
| Maximum Junction Temperature (T <sub>J</sub> )                             | +150°C          |
| Storage Temperature (T <sub>S</sub> )                                      | -65°C to +150°C |
| Lead Temperature (Soldering, 10sec.)                                       | +260°C          |
| <ul> <li>Power Dissipation @T<sub>A</sub>=25°C, (P<sub>D</sub>)</li> </ul> |                 |
| SOT-23-6                                                                   | 0.5W            |
| <ul> <li>Package Thermal Resistance, (θ<sub>JA</sub>) (Note 2)</li> </ul>  |                 |
| SOT-23-6                                                                   | 250°C/W         |
| <ul> <li>Package Thermal Resistance, (θ<sub>JC</sub>)</li> </ul>           |                 |
| SOT-23-6                                                                   | 110°C/W         |

Note 1: Stresses beyond this listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Note 2:  $\theta_{JA}$  is measured at 25°C ambient with the component mounted on a high effective thermal conductivity test board of JEDEC-51-7.

### **Recommended Operating Conditions**

- Input Supply Voltage (VDD)----- 3.2V to 6.8V

Note 3: Over operating free-air temperature range (unless otherwise noted)



## **Electrical Characteristics**

(VDD=5V, T<sub>A</sub>=25°C and the recommended supply voltage range, unless otherwise specified.)

| Parameter                                   | Symbol                             | Conditions                                                           | Min  | Тур   | Max  | Unit |
|---------------------------------------------|------------------------------------|----------------------------------------------------------------------|------|-------|------|------|
| Input Power                                 | •                                  |                                                                      | 1    | 1     | •    | 1    |
| VDD Input Voltage Range                     | V <sub>DD</sub>                    |                                                                      | 3.2  |       | 6.8  | V    |
| Input UVLO Threshold                        | V <sub>UVLO(VTH)</sub>             | V <sub>DD</sub> Falling                                              | 2.5  |       | 2.9  | V    |
| VDD Supply Current                          |                                    | V <sub>DD</sub> =5V, Measure V <sub>DD</sub>                         |      | 300   |      | μΑ   |
| VDD Shunt Voltage                           | V <sub>DD(SHUNT)</sub>             | IV <sub>DD</sub> = 3mA                                               | 5.9  | 6.4   | 6.8  | V    |
| High Voltage Dedicated Charging Port        | (HVDCP)                            |                                                                      |      |       |      |      |
| Data Detect Voltage                         | V <sub>DAT(REF)</sub>              |                                                                      | 0.25 | 0.325 | 0.4  | V    |
| Output Voltage Selection Reference          | V <sub>SEL_REF</sub>               |                                                                      | 1.8  | 2.0   | 2.2  | V    |
| D+ High Glitch Filter Time                  | T <sub>GLITCH(BC)</sub> -          |                                                                      | 1000 | 1250  | 1500 | ms   |
| D- Low Glitch Filter Time                   | T <sub>GLITCH(BC)</sub> -          |                                                                      |      | 1     |      | ms   |
| Output Voltage Glitch Filter Time           | T <sub>GLITCH(V)</sub>             |                                                                      | 20   | 40    | 60   | ms   |
| D- Pull-Down Resistance                     | R <sub>D-(DWN)</sub>               |                                                                      |      | 20    |      | kΩ   |
| Continuous Mode Glitch Filter Time (Note 4) | T <sub>GLITCH-CON</sub>            |                                                                      | 100  |       | 200  | μs   |
| D+ Leakage Resistance                       | R <sub>DAT-LKG</sub>               | V <sub>DD</sub> =3.2-6.4V,VD+=0.6-3.6V<br>Switch SW1=Off             | 300  | 500   | 800  | kΩ   |
| Switch SW1 On-Resistance                    | R <sub>DS_ON_N1</sub>              | V <sub>DD</sub> =5V,SW1= 200μA                                       |      |       | 40   | Ω    |
| Up/Down Current Step                        | I <sub>UP,</sub> I <sub>DOWN</sub> | $I_{UP} = 40\mu A (9V), 70\mu A (12V), \\ I_{DOWN} = 14\mu A (3.6V)$ |      | 2     |      | μA   |
| DCP 1.2V Charging Mode                      |                                    |                                                                      |      |       |      |      |
| D+_1.2v/D1.2v Line Output Voltage           |                                    |                                                                      | 1.08 | 1.2   | 1.32 | V    |
| D+_1.2v/D1.2v Line Output Impedance         |                                    |                                                                      |      | 100   |      | kΩ   |
| Apple 2.4A Mode                             |                                    |                                                                      |      |       |      |      |
| D+_2.7v/D2.7v Line Output Voltage           |                                    |                                                                      | 2.57 | 2.7   | 2.84 | V    |
| D+_2.7v/D2.7v Line Output Impedance         |                                    |                                                                      |      | 33.6  |      | kΩ   |
| D- SECTION (FCP)                            |                                    |                                                                      |      |       |      |      |
| D- FCP Tx Valid Output High                 | V <sub>TX-VOH</sub>                |                                                                      | 2.55 |       | 3.6  | V    |
| D- FCP Tx Valid Output Low                  | V <sub>TX-VOL</sub>                |                                                                      |      |       | 0.3  | V    |
| D- FCP Rx Valid Output High                 | V <sub>RX-VIH</sub>                |                                                                      | 1.4  |       | 3.6  | V    |
| D- FCP Rx Valid Output Low                  | V <sub>RX-VIL</sub>                |                                                                      |      |       | 1.0  | V    |



# **Electrical Characteristics (Continued)**

(VDD=5V, T<sub>A</sub>=25°C and the recommended supply voltage range, unless otherwise specified.)

| Parameter                                    | Symbol          | Conditions                | Min | Тур | Max | Unit |
|----------------------------------------------|-----------------|---------------------------|-----|-----|-----|------|
| D- Output Pull-Low Resistance (FCP) (Note 4) | R <sub>PD</sub> |                           | 400 | 500 | 600 | Ω    |
| Unit Interval For FCP PHY Communication      | UI              | f <sub>CLK</sub> = 125kHz | 144 | 160 | 180 | μs   |

Note 4: Not production tested.



# **Typical Performance Curves**



Figure 4. UP Current vs. Temperature



Figure 6. D+ High Glitch Filter Time vs. Temperature



Figure 5. Supply Current vs. Temperature



Figure 7. D+/D- Output Voltage vs. Temperature



### **Application Information**

#### **Function Description**

The FP6601Q is a USB high voltage dedicated charging port interface IC for Qualcomm  $^{\circledR}$  Quick Charge  $^{\intercal}$  2.0/3.0 class A, HiSilicon FCP specification.

The FP6601Q is a USB Dedicated Charging Port Controller can fast charge most of the handheld devices. It can be like the original charging adapter.

The FP6601Q can support BC1.2, Samsung and HUAWEI devices, also compliant with Apple devices such as iPhone series, iPad 2, iPad min 2, iPad min 3, iPad min 4 and iPad Air 2. (Please contact Fitipower technical support for the detail of mobile devices compliant list.)

It also supports output voltage range of QC 3.0 Class A (3.6V to 12V) or QC 2.0 Class A (5V, 9V, 12V).

#### Quick Charge 2.0/3.0 Interface

Power up D+/D- is supply 2.7V to Apple Device and then supply D+ short to D- into BC1.2. Set the output voltage level 5V. If D+ continuous above 0.325V and keep 1.25 seconds FP6601Q can automatic choose into QC 2.0/3.0 or FCP operation mode.

When  $V_{\text{DAT(REF)}}$ < D+ < $V_{\text{SEL\_REF}}$  and D- >  $V_{\text{SEL\_REF}}$ , the FP6601Q enter continuous mode. Each step D+ from 1V to 3V Pulse-width during 200us cause current sink 2uA by FBO. The maximum output sink current is 70uA for output voltage reach to 12V.

Each step D- from 3V to 1V Pulse-width during 200us cause current source 2uA by FBO. The minimum output source current is 14uA for output voltage reach to 3.6V.

If PD without QC 2.0 the device will keep output voltage level 5V guarantee safe operation for only 5V USB PD. When USB cable unplug the D+ voltage <  $V_{\text{DAT(REF)}}$  and output voltage recovery default mode 5V.

#### **Shunt Regulator**

The wide power supply output voltage through external resistor from  $R_{VDD}$  to VDD. The internal with Zener-Diode clamp VDD pin at 6.4V. Recommend  $R_{VDD}$  =2.2k $\Omega$  and  $C_{VDD}$ =470nF.

#### **QC EN Function**

When QC\_EN pin disable QC 2.0/3.0, FCP function by connect to GND. Otherwise, enable function by connect to VDD or floating. QC\_EN signal need to be ready before FP6601Q start detection. When FP6601Q already access QC2.0/3.0 or FCP mode, the mode won't be changed by setting QC\_EN pin signal (High to Low).



### **Outline Information**

SOT-23-6 Package (Unit: mm)



| SYMBOLS | DIMENSION IN MILLIMETER |      |  |  |
|---------|-------------------------|------|--|--|
| UNIT    | MIN                     | MAX  |  |  |
| Α       | 0.90                    | 1.45 |  |  |
| A1      | 0.00                    | 0.15 |  |  |
| A2      | 0.90                    | 1.30 |  |  |
| В       | 0.30                    | 0.50 |  |  |
| D       | 2.80                    | 3.00 |  |  |
| E       | 2.60                    | 3.00 |  |  |
| E1      | 1.50                    | 1.70 |  |  |
| е       | 0.90                    | 1.00 |  |  |
| e1      | 1.80                    | 2.00 |  |  |
| L       | 0.30                    | 0.60 |  |  |

Note: Followed From JEDEC MO-178-C.

## **Carrier Dimensions**



| Tape Size | Pocket Pitch | Reel Size (A) |     | Reel Width | Empty Cavity | Units per Reel |
|-----------|--------------|---------------|-----|------------|--------------|----------------|
| (W1) mm   | (P) mm       | in            | mm  | (W2) mm    | Length mm    |                |
| 8         | 4            | 7             | 180 | 8.4        | 300~1000     | 3,000          |